DocumentCode :
2444118
Title :
Worst-case SPICE model generation for a process in development using Athena, Atlas, Utmost and Spayn
Author :
Duvivier, Fré Diric ; Guichard, Eric
fYear :
2001
fDate :
29-31 Oct. 2001
Firstpage :
11
Lastpage :
18
Abstract :
The main objective of this work is to use Technology CAD (TCAD) to generate statistical SPICE models for a developing deep sub-micron CMOS technology. The aim is to use the same extraction strategy and tools for TCAD data as would be used for measurement data. The ability to estimate the worst-case SPICE models for a process, based on the physical variations of process parameters, is critical for the prediction of statistical circuit performance variabilities. Silvaco\´s line of simulation products enables process engineers to predict the effects of process changes on device performances. Changes in process parameters and mask variation are described using the Virtual Wafer Fab (VWF) framework. The ATHENA process simulator, the ATLAS device simulator and the UTMOST parameter extractor are included in this framework. The SPICE models extracted by UTMOST as part of a VWF experiment may be imported into SPAYN for a detailed statistical analysis and model parameter sets corresponding to various process "corner" are derived. SPAYN, in turn, can be linked to our circuit simulator SMARTSPICE. This allow circuit performance to be analyzed using the "corner" models so that worst-case circuit performance for any particular circuit application can be identified. Monte Carlo or user defined circuit simulations, using correlated parameter sets arising from the analysis of the extracted parameters (Principal Component Analysis for example), are also run directly from SPAYN.
Keywords :
CMOS integrated circuits; SPICE; circuit simulation; integrated circuit modelling; semiconductor device models; semiconductor process modelling; statistical analysis; technology CAD (electronics); ATHENA process simulator; ATLAS device simulator; Monte Carlo simulations; SMARTSPICE; SPAYN; UTMOST parameter extractor; VWF experiment; circuit simulator; corner models; correlated parameter sets; deep sub-micron CMOS technology; extraction strategy; model parameter sets; principal component analysis; statistical SPICE models; statistical analysis; technology CAD; user defined circuit simulations; virtual wafer fab framework; worst-case SPICE model generation; CMOS technology; Circuit optimization; Circuit simulation; Data mining; Monte Carlo methods; Performance analysis; Predictive models; SPICE; Semiconductor device modeling; Statistical analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2001. ICM 2001 Proceedings. The 13th International Conference on
Print_ISBN :
0-7803-7522-X
Type :
conf
DOI :
10.1109/ICM.2001.997475
Filename :
997475
Link To Document :
بازگشت