DocumentCode :
2444143
Title :
Memory access characteristics of H.264 video encoder on embedded processor
Author :
Aho, Eero ; Kuusilinna, Kimmo ; Nikara, Jari
Author_Institution :
Res. Center, Nokia, Tampere, Finland
fYear :
2009
fDate :
7-9 Oct. 2009
Firstpage :
255
Lastpage :
260
Abstract :
Several studies have shown memory as performance bottleneck in desktop computers. However, embedded systems differ from workstations and research reports on their memory characteristics are rare. In this paper, we evaluate data and instruction memory in an exemplary handheld device. The simulated system has a CPU core, L1 and L2 cache, interconnect, instruction ROM, and Mobile DDR SDRAM in two clock domains. The memory load is software-based H.264/MPEG-4 AVC video encoder. The results show a non-uniform distribution of the memory accesses and that the length of a DRAM burst is primarily induced by the L2 cache line length. However, further evaluations show that several times longer bursts could be exploited by the application.
Keywords :
embedded systems; storage management; video coding; DRAM burst; H.264 video encoder; L2 cache line length; MPEG-4 AVC video encoder; desktop computers; embedded processor; embedded systems; handheld device; instruction memory; memory access characteristics; memory characteristics; mobile DDR SDRAM; Automatic voltage control; Central Processing Unit; Clocks; Computational modeling; DRAM chips; Embedded system; Handheld computers; MPEG 4 Standard; Read only memory; Workstations; DRAM; Embedded system; H.264; cycle accurate simulation; video encoder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2009. SiPS 2009. IEEE Workshop on
Conference_Location :
Tampere
ISSN :
1520-6130
Print_ISBN :
978-1-4244-4335-2
Electronic_ISBN :
1520-6130
Type :
conf
DOI :
10.1109/SIPS.2009.5336261
Filename :
5336261
Link To Document :
بازگشت