DocumentCode :
2444555
Title :
Introduction to fixed-point multiplication and signal processing application
Author :
Fryza, Tomas
Author_Institution :
Dept. of Radio Electron., Brno Univ. of Technol., Brno, Czech Republic
fYear :
2009
fDate :
22-23 April 2009
Firstpage :
283
Lastpage :
286
Abstract :
The contribution deals with a binary representation of integer and real numbers. In domain of digital signal processing the number representation is either in fixed-point or floating-point form. In the text the algorithm for unsigned binary multiplication for fixed-point representation is presented. There are many processors with fixed or floating-point representation and there are also several blocks used for arithmetical operations in FPGA. But generally these blocks do not have a large variability in terms of bit width. The goal of the contribution is mainly to present an arithmetical model and to evaluate its complexity for a large number of possible implemented algorithms. For testing of product algorithm the multidimensional convolution of gray scale images was performed as well.
Keywords :
digital arithmetic; field programmable gate arrays; signal processing; FPGA; digital signal processing; fixed-point multiplication; gray scale image; multidimensional convolution; signal processing application; unsigned binary multiplication; Concrete; Convolution; Digital signal processing; Field programmable gate arrays; Multidimensional signal processing; Multidimensional systems; Performance evaluation; Signal processing; Signal processing algorithms; Testing; Digital arithmetic; Fixed point arithmetic; Multidimensional signal processing; Multiplication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radioelektronika, 2009. RADIOELEKTRONIKA '09. 19th International Conference
Conference_Location :
Bratislava
Print_ISBN :
978-1-4244-3537-1
Electronic_ISBN :
978-1-4244-3538-8
Type :
conf
DOI :
10.1109/RADIOELEK.2009.5158771
Filename :
5158771
Link To Document :
بازگشت