Title :
Generalized interleaving network based on configurable QPP architecture for parallel turbo decoder
Author :
Wang, Shuaijie ; Ma, Jun ; He, Guanghui ; Mao, Zhigang
Author_Institution :
Sch. of Microelectron., Shanghai Jiao Tong Univ., Shanghai, China
Abstract :
Quadratic permutation polynomial (QPP) interleaver is a contention-free interleaver which is suitable for parallel turbo decoder implementation. In this paper, a systematic recursive method to design configurable QPP interleaving multistage network is proposed based on the property of QPP. Due to the nature of recursion, the proposed network for 2n-level parallel turbo decoder can be used for any 2i parallelism (0 <; i ≤ n) without the need to redesign additional network for different level of parallelism. Address generator is modified to provide control signals to the network. Furthermore, the proposed QPP architecture is generalized to support arbitrary contention-free interleavers by appending an additional specially designed network. When the whole network is used in multi-standard design, the appended network can be turned off at QPP interleaver mode to reduce more than 49% dynamic power for parallelism greater than 16.
Keywords :
interleaved codes; network coding; recursive estimation; turbo codes; 2n-level parallel turbo decoder; QPP interleaver mode; QPP interleaving multistage network; configurable QPP architecture; contention-free interleavers; control signals; generalized interleaving network; parallel turbo decoder; quadratic permutation polynomial interleaver; systematic recursive method; Computer architecture; Decoding; Generators; Parallel processing; Sorting; Switches; Throughput; QPP interleaver; address generator; configurable; low-power; multistage network;
Conference_Titel :
Signal Processing Systems (SiPS), 2011 IEEE Workshop on
Conference_Location :
Beirut
Print_ISBN :
978-1-4577-1920-2
DOI :
10.1109/SiPS.2011.6088975