DocumentCode :
2447719
Title :
Communication graph and timing configuration for virtual components
Author :
Bennour, Imed ; Bouraoul, O. ; Tourki, Rached
fYear :
2001
fDate :
29-31 Oct. 2001
Firstpage :
245
Lastpage :
248
Abstract :
SOC design requires connecting and integrating intellectual property (IP) and virtual components (VC) from various sources. Among factors limiting IP reuse is their communications and interface incompatibility. IP integrators do not need to know and to understand how an IP is implemented, but they need a simple model describing its communication behavior, in addition to physical interface spec and timing diagrams. In the first part of this paper, we present a graph model to describe the communication behavior of a component including its timing constraints and flexibility. This model abstracts the functionality of the component and its implementation. In the second part, we present a method for timing analysis and configuration based on the communication behavior graph.
Keywords :
flow graphs; industrial property; integrated circuit design; mixed analogue-digital integrated circuits; timing; SOC design; communication graph; control flow graph structures; graph model; hierarchical graph; intellectual property; physical interface; timing configuration; timing constraints; timing diagrams; virtual components; Character generation; Communication system control; Design methodology; Intellectual property; Joining processes; Logic design; Microelectronics; Protocols; Timing; Virtual colonoscopy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2001. ICM 2001 Proceedings. The 13th International Conference on
Print_ISBN :
0-7803-7522-X
Type :
conf
DOI :
10.1109/ICM.2001.997656
Filename :
997656
Link To Document :
بازگشت