DocumentCode :
244787
Title :
From hybrid electro-photonic to all-optical on-chip interconnections for future CMPs
Author :
Grani, Paolo
Author_Institution :
Dept. of Inf. Eng. & Math. Sci., Univ. of Siena, Rome, Italy
fYear :
2014
fDate :
21-25 July 2014
Firstpage :
999
Lastpage :
1001
Abstract :
Wants to be an excursus on the different solutions in which an optical Network-on-Chip (NoC) could be applied to, starting from passive NoC topologies (Mesh/Torus) enhanced by a simple shared optical ring and moving to more complex all-optical reconfigurable networks, in a state-of-the-art coherence assisted Chip-Multi-Processor (CMP). We investigate performance and power consumption effects on a CMP comparing them against a standard electronic Mesh (passive) and both a standard Torus (electronic baseline) and an optical Torus with sequential path-setup done through a symmetric electronic helper network (optical baseline, active).
Keywords :
integrated optics; integrated optoelectronics; microprocessor chips; network-on-chip; optical communication; optical communication equipment; optical interconnections; power consumption; all-optical on-chip interconnections; all-optical reconfigurable networks; chip-multiprocessor; electronic Mesh; electronic baseline; future CMP; hybrid electro-photonic interconnections; optical Network-on-Chip; optical Torus; optical baseline; passive NoC topologies; power consumption effects; sequential path-setup; shared optical ring; symmetric electronic helper network; Network topology; Passive optical networks; Photonics; System-on-chip; Topology; Wavelength division multiplexing; Coherency; Hybrid Electro/Optical Network; Low-Power; On-chip Photonics; Tiled Chip Multiprocessors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing & Simulation (HPCS), 2014 International Conference on
Conference_Location :
Bologna
Print_ISBN :
978-1-4799-5312-7
Type :
conf
DOI :
10.1109/HPCSim.2014.6903798
Filename :
6903798
Link To Document :
بازگشت