DocumentCode :
2448614
Title :
State variable extraction to reduce problem complexity for ATPG and design validation
Author :
Wu, Qingwei ; Hsiao, Michael S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Virginia Tech., Blacksburg,VA, USA
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
820
Lastpage :
829
Abstract :
We present a new algorithm to extract characteristic flip-flops, which form a characteristic state set, using state correlation information. The extracted characteristic state set allows us to focus on a significantly smaller set of flip-flops while ignoring other flip-flops, thereby simplifying the target problem and reducing state explosion in very large sequential circuits. Next, partitioning is applied only on the characteristic state variables, and partial state transition graphs (STGs) are built. During test generation, test vectors are generated using a two-fold criteria: (1) whether the vector expand the overall STGs, and (2) whether this vector break the relationship among flip-flops within the correlated sets. Experiments showed that our extraction algorithm can reduce the original complete state set by up to 97%. In addition, with the reduced state variables, we achieve not only equal or better coverages for both stuck-at faults and design errors, the execution time is also significantly reduced due to the much smaller set of flip-flops. For some large sequential circuits, highest coverages have been obtained.
Keywords :
automatic test pattern generation; circuit complexity; fault diagnosis; flip-flops; logic design; logic testing; sequential circuits; ATPG; characteristic state set; complexity reduction; design errors; design validation; flip flops; reduced state variables; state correlation information; state explosion reduction; state transition graphs; state variable extraction; stuck at faults; test vectors; very large sequential circuits; Automatic test pattern generation; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Explosions; Flip-flops; Logic testing; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1387345
Filename :
1387345
Link To Document :
بازگشت