DocumentCode :
2449022
Title :
Minimizing inductive noise in system-on-a-chip with multiple power gating structures
Author :
Kim, Suhwan ; Kosonocky, Stephen V. ; Knebel, Daniel R. ; Stawiasz, Kevin ; Heidel, David ; Immediato, Mike
Author_Institution :
IBM Thomas J. Watson Res. Center, USA
fYear :
2003
fDate :
16-18 Sept. 2003
Firstpage :
635
Lastpage :
638
Abstract :
A multiple power domain strategy in which each power domain has an independent power gating structure is an effective means for reducing leakage power consumption in a system-on-a-chip. During an individual power gating structure power-mode transition, however, serious inductive noise is introduced that may affect normal operation of neighboring circuits. We present a novel power gating structure in which inductive noise is reduced through gradual turn-on and turn-off its sleep transistor. Experimental simulation results with PowerSpice fixtured in different package models demonstrate the effectiveness of the proposed power gate switching noise reduction technique.
Keywords :
circuit simulation; integrated circuit design; integrated circuit noise; system-on-chip; PowerSpice; inductive noise; leakage power consumption; package models; power domain strategy; power gating structures; power mode transition; sleep transistor; switching noise reduction; system-on-a-chip; Circuit noise; Clocks; Noise reduction; Power measurement; Rails; Semiconductor device measurement; Surges; System-on-a-chip; Testing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2003. ESSCIRC '03. Proceedings of the 29th European
Conference_Location :
Estoril, Portugal
Print_ISBN :
0-7803-7995-0
Type :
conf
DOI :
10.1109/ESSCIRC.2003.1257215
Filename :
1257215
Link To Document :
بازگشت