DocumentCode :
2449677
Title :
Speed clustering of integrated circuits
Author :
Brand, Kenneth A. ; Mitra, Subhasish ; Volkerink, Erik ; McCluskey, Edward J.
Author_Institution :
Center for Reliable Comput., Stanford Univ., CA, USA
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
1128
Lastpage :
1137
Abstract :
Experimental data on 0.18 μ test chips shows strong evidence of clustering of speeds of neighboring dies on a wafer. This clustering phenomenon is utilized to develop techniques for predicting the speed of a part from the speeds of three or more of its neighbors. On-chip processor monitors are used to further improve the prediction accuracy of these techniques. Experimental data demonstrates both the effectiveness of these prediction schemes and the possibility of applying of them to reduce the cost of speed binning.
Keywords :
design for testability; dies (machine tools); integrated circuit testing; microprocessor chips; 0.18 micron; cost reduction; design for testability; integrated circuits; neighbouring dies; on-chip processor monitors; speed binning; speed clustering; test chips; wafers; Accuracy; Costs; Delay; Frequency; Graphics; Integrated circuit interconnections; Integrated circuit reliability; Manufacturing; Microprocessors; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1387387
Filename :
1387387
Link To Document :
بازگشت