Title :
Within die thermal gradient impact on clock-skew: a new type of delay-fault mechanism
Author :
Bota, S.A. ; Rosales, M. ; Roselló, J.L. ; Keshavarzi, A. ; Segura, J.
Author_Institution :
Univ. de les Illes Baleares, Palma de Mallorca, Spain
Abstract :
As chips become faster, the need to test them at their intended speed of operation has been recognized. High-speed operation, together with the higher switching activity typically induced during test, can result in a die-thermal distribution significantly different from that achieved during normal operation. Differences in thermal map distribution between normal- and test-mode operations give rise to a non-uniform impact on the relative path delay within logic blocks. The impact of test-induced hot spots may artificially slow down non-critical paths or speed-up critical ones with respect to the clock making the whole die to fail (pass) delay testing for a good (bad) part. The non-uniform thermal-induced delay is especially important for clock circuitry, the most critical block, which is impacted even if exact zero-skew clock routing algorithms are adopted. In this work we analyze the impact of thermal map temperature changes on the clock delay identifying a new delay-fault mechanism. We propose a technique to minimize the impact of different test- and normal-mode thermal maps by making the clock tree speed independent of temperature gradients. This technique allows applying confidently delay test patterns to the die regardless of the thermal-map test-induced modification.
Keywords :
clocks; delays; digital integrated circuits; fault diagnosis; high-speed integrated circuits; integrated circuit testing; temperature distribution; clock circuitry; clock delay testing; clock tree speed; delay fault mechanism; delay test patterns; die thermal gradients; die thermal map distribution; nonuniform thermal induced delay; normal mode operations; test induced hot spots; test mode operations; thermal map temperature; zero skew clock routing algorithms; Circuit testing; Clocks; Delay; Energy consumption; Logic circuits; Logic testing; Power dissipation; Temperature; Thermal management; Very large scale integration;
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
DOI :
10.1109/TEST.2004.1387402