DocumentCode :
2450171
Title :
Analysis of network topologies and fault-tolerant routing algorithms using binary decision diagrams
Author :
Döring, Andreas C.
Author_Institution :
IBM Res. - Zurich, Ruschlikon, Switzerland
fYear :
2010
fDate :
19-23 April 2010
Firstpage :
1
Lastpage :
5
Abstract :
In the past a plethora of network topologies together with fault-tolerant routing algorithms have been proposed. Some properties have been analyzed analytically or by simulation. In most cases only some properties can be derived. There is renewed interest in the topic for application as networks-on-chip. The availability of higher computing performance and libraries for manipulating binary decision diagrams allows the complete analysis in an automated fashion. The approach is presented in this paper together with some insights on strategies to keep the computational effort reasonable when scaling the network size.
Keywords :
binary decision diagrams; fault tolerant computing; network routing; network topology; binary decision diagrams; fault-tolerant routing algorithms; network topology; networks-on-chip; Algorithm design and analysis; Analytical models; Availability; Boolean functions; Computational modeling; Data structures; Fault tolerance; High performance computing; Network topology; Routing; Network topology; binary decision diagram; deadlock avoidance; fault-tolerance; lifelock avoidance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel & Distributed Processing, Workshops and Phd Forum (IPDPSW), 2010 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
978-1-4244-6533-0
Type :
conf
DOI :
10.1109/IPDPSW.2010.5470859
Filename :
5470859
Link To Document :
بازگشت