DocumentCode :
2451098
Title :
Is "design to production" the ultimate answer for jitter, noise, and BER challenges for multi GB/s ICs?
Author :
Li, Mike
Author_Institution :
Wavecrest, San Jose, CA, USA
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
1433
Abstract :
In ITC 2003, a panel entitled "Multi-GB/s IC Test Challenges and Solutions" was successfully conducted with the panelists came from IC manufacture, test & measurement, and ATE industries and academies. Outstanding questions and possible solutions were discussed and debated. It was the general view of the panel that the most important test requirements for multiple Gb/s ICs are timing jitter, amplitude noise, and BER and they are interrelated. However, the panel was divided by two distinct views on the issue of whether jitter, noise and BER (JNB) should be tested in production. The argument against JNB test in high volume manufacture (HVM) is primary based on costs and economics; while the argument in favor of HVM jitter is that it not possible to completely bound the JNB problem in design characterization and verification due to its statistical nature.
Keywords :
error statistics; integrated circuit noise; integrated circuit testing; timing jitter; ATE industries; BER; IC manufacture; ITC 2003; Multi-GB/s IC Test Challenges and Solutions; amplitude noise; design to production; high volume manufacture; timing jitter; Bit error rate; Costs; Instruments; Integrated circuit noise; Integrated circuit testing; Manufacturing industries; Noise level; Production; Timing jitter; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1387441
Filename :
1387441
Link To Document :
بازگشت