Title :
Plan ahead for yield
Author_Institution :
Cisco Syst. Inc., San Jose, CA, USA
Abstract :
Time to market has direct impact on the success of our products. A good silicon yield is critical for our production ramp up. A good redundancy plan for yield improvement based on sufficient understanding of the yield model is critical. Memory yield is a primary factor for overall yield. Memories are denser than random logic and prone to defects and low yields. To improve memory yield, redundancy is usually used. As commonly seen in networking silicon designs, our ASICs are memory intensive, as a result memory yield has become a primary factor for overall yield. An efficient redundancy scheme for memory can reduce the impact in terms of area overhead and routing achieve high yield improvement. To achieve good memory yield, plan ahead and plan well. Communication is a key to achieve a successful partnership.
Keywords :
application specific integrated circuits; integrated circuit yield; integrated memory circuits; redundancy; time to market; ASIC; memory yield; random logic; redundancy plan; silicon yield; time to market; Debugging; Design optimization; Foundries; Libraries; Logic; Production; Routing; Silicon; System testing; Time to market;
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
DOI :
10.1109/TEST.2004.1387455