DocumentCode :
245252
Title :
Prefetching techniques for STT-RAM based last-level cache in CMP systems
Author :
Mengjie Mao ; Guangyu Sun ; Yong Li ; Jones, Alex K. ; Yiran Chen
Author_Institution :
Univ. of Pittsburgh, Pittsburgh, PA, USA
fYear :
2014
fDate :
20-23 Jan. 2014
Firstpage :
67
Lastpage :
72
Abstract :
Prefetching is widely used in modern computer systems to mitigate the impact of long memory access latency by paying extra cost in memory and cache accesses. However, the efficacy of prefetching significantly degrades in the memory hierarchy using the emerging spin-transfer torque random access memory (STT-RAM) as last-level cache (LLC) due to the long write access latency. In this work, we propose two orthogonal but complimentary techniques to improve the prefetching efficacy of STT-RAM based LLC in chip multi-processor (CMP) systems, namely, request prioritization (RP) and hybrid local-global prefetch control (HLGPC). Simulation results show that by combining these two techniques, we can achieve 6.5%~11% system performance improvement and 4.8%~7.3% LLC energy saving in a quadcore system with a 2MB~8MB STT-RAM based LLC, compared to the system with only basic prefetching.
Keywords :
cache storage; multiprocessing systems; random-access storage; storage management; CMP systems; HLGPC; STT-RAM based LLC; cache accesses; chip multiprocessor systems; hybrid local-global prefetch control; last-level cache; long memory access latency; memory accesses; modern computer systems; prefetching efficacy; prefetching techniques; quadcore system; request prioritization; spin-transfer torque random access memory; write access latency; Accuracy; Benchmark testing; Pollution; Prefetching; Radiation detectors; Random access memory; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific
Conference_Location :
Singapore
Type :
conf
DOI :
10.1109/ASPDAC.2014.6742868
Filename :
6742868
Link To Document :
بازگشت