Title :
Joint SW/HW Modelling and Design Exploration Using P-Ware
Author_Institution :
VERIMAG, Grenoble
fDate :
July 28 2008-Aug. 1 2008
Abstract :
The introduction of high-performance applications such as multimedia applications into embedded systems led the manufacturers to provide embedded platforms able to offer an important computing power which makes it possible to answer the increasing requirements of future evolutions of these applications. One of the adopted solutions is the use of multiprocessor platforms. In this paper, we present a joint SW/HW design exploration methodology for multiprocessor embedded systems. The system model relies on transaction-level component-based models for modelling parallel SW and multiprocessor HW. Our proposal comprises three points. First of all we present a SW model which is independent from execution platforms. Second, we propose a SW-level scheduler constraints synthesis technique. Third, we present an exploratory HW-level placement method. The methodology has the advantage of combining real-time requirements of SW with effective exploitation of multiprocessor HW.
Keywords :
multimedia systems; multiprocessing systems; P-Ware; embedded systems; joint SW-HW modelling; multimedia applications; multiprocessor platforms; Application software; Computer aided manufacturing; Design methodology; Embedded computing; Embedded software; Embedded system; Hardware; Performance analysis; Power system modeling; Software performance; Exploration; Multiprocessor Embedded Systems; SW/HW Design; Scheduling;
Conference_Titel :
Computer Software and Applications, 2008. COMPSAC '08. 32nd Annual IEEE International
Conference_Location :
Turku
Print_ISBN :
978-0-7695-3262-2
Electronic_ISBN :
0730-3157
DOI :
10.1109/COMPSAC.2008.22