DocumentCode :
2453899
Title :
SOI transistor model for fast transient simulation
Author :
Nadezhin, D. ; Gavrilov, S. ; Glebov, A. ; Egorov, Y. ; Zolotov, V. ; Blaauw, D. ; Panda, R. ; Becer, M. ; Ardelea, A. ; Patel, A.
Author_Institution :
MCST, Moscow, Russia
fYear :
2003
fDate :
9-13 Nov. 2003
Firstpage :
120
Lastpage :
127
Abstract :
Progress in semiconductor process technology has made SOI transistors one of the most promising candidates for high performance and low power designs. With smaller diffusion capacitances, SOI transistors switch significantly faster than their traditional bulk MOS counterparts and consume less power per switching. However, design and simulation of SOI MOS circuits is more challenging due to more complex behavior of an SOI transistor involving floating body effects, delay dependence on history of transistor switching, bipolar effect and others. This paper is devoted to developing a fast table model of SOI transistors, suitable for use in fast transistor level simulators. We propose using body charge instead of body potential as an independent variable of the model to improve convergence of circuit simulation integration algorithm. SOI transistor has one additional terminal compared with the bulk MOSFET and hence requires larger tables to model. We propose a novel transformation to reduce number of table dimensions and as a result to make the size of the tables reasonable. The paper also presents efficient implementation of our SOI transistor table model using piece-wise polynomial approximation, nonuniform grid discretization, and splitting the transistor model into the model of its equilibrium and non equilibrium states. The effectiveness of the proposed model is demonstrated by employing it in a fast transistor level simulator to simulate high performance industrial SOI microprocessor circuits.
Keywords :
CMOS integrated circuits; circuit simulation; piecewise polynomial techniques; silicon-on-insulator; SOI MOS circuits; SOI microprocessor circuits; SOI transistor model; circuit simulation integration algorithm; diffusion capacitance; equilibrium states; fast transient simulation; floating body effects; metal oxide semiconductor; nonequilibrium states; nonuniform grid discretization; piecewise polynomial approximation; semiconductor process technology; silicon on insulator; table dimensions; transistor switching; Bipolar transistor circuits; Capacitance; Circuit simulation; Convergence; Delay effects; History; MOSFETs; Power semiconductor switches; Semiconductor process modeling; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2003. ICCAD-2003. International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-762-1
Type :
conf
DOI :
10.1109/ICCAD.2003.159680
Filename :
1257605
Link To Document :
بازگشت