Title :
Transport Triggered Architecture Processor for Mixed-Radix FFT
Author :
Pitkänen, Teemu ; Mäkinen, Risto ; Heikkinen, Jari ; Partanen, Tero ; Takala, Jarmo
Author_Institution :
Tampere Univ. of Technol., Tampere
fDate :
Oct. 29 2006-Nov. 1 2006
Abstract :
Transport triggered architecture (TTA) offers a cost-effective trade-off between the energy-efficiency and performance of an ASIC implementation and the flexibility provided by a software implementation on a programmable processor. In this paper, a programmable TTA processor is described, which is tailored for computing mixed-radix fast Fourier transform (FFT). Several approaches has been exploited to reduce the power consumption, e.g., special function units for complex- valued arithmetic and address computation, clock gating, and instruction compression. The paper describes an FFT implementation supporting power-of-two FFTs with the aid of mixed- radix algorithm based on radix-4 and radix-2 computations. The developed processor is programmable but shows energy-efficiency comparable to fixed-function ASIC implementations.
Keywords :
application specific integrated circuits; fast Fourier transforms; microprocessor chips; ASIC implementation; address computation; clock gating; complex-valued arithmetic; fast Fourier transform; mixed-radix FFT; programmable processor; radix-2 computations; radix-4 computations; software implementation; transport triggered architecture processor; Application specific integrated circuits; Arithmetic; Clocks; Computer aided instruction; Computer architecture; Energy consumption; Energy efficiency; Fast Fourier transforms; Flexible printed circuits; Software performance;
Conference_Titel :
Signals, Systems and Computers, 2006. ACSSC '06. Fortieth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
1-4244-0784-2
Electronic_ISBN :
1058-6393
DOI :
10.1109/ACSSC.2006.356589