DocumentCode :
2455553
Title :
Verifying clock schedules in the presence of crosstalk
Author :
Hassoun, Soha ; Cromer, Christopher ; Calvillo-Garnee, E.
Author_Institution :
Tufts Univ., Medford, MA, USA
fYear :
2002
fDate :
2002
Firstpage :
346
Lastpage :
350
Abstract :
This paper addresses verifying the timing of circuits containing level-sensitive latches in the presence of crosstalk We show that three consecutive periodic occurrences of the aggressor´s input switching window must be compared with the victim´s input switching window. We propose a new phase shift operator to allow aligning the aggressor´s three relevant switching windows with the victim´s input signals. We solve the problem iteratively in polynomial time, and show an upper bound on the number of iterations equal to the number of capacitors in the circuit. Our experiments demonstrate that eliminating false coupling results in finding a smaller clock period at which a circuit will run
Keywords :
asynchronous circuits; clocks; crosstalk; delays; flip-flops; sequential circuits; timing; clock period; clock schedules; crosstalk; input switching window; level-sensitive latches; periodic occurrences; phase shift operator; polynomial time; timing; upper bound; Clocks; Coupling circuits; Delay; Electronic switching systems; Latches; Polynomials; Scheduling algorithm; Switches; Timing; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings
Conference_Location :
Paris
ISSN :
1530-1591
Print_ISBN :
0-7695-1471-5
Type :
conf
DOI :
10.1109/DATE.2002.998296
Filename :
998296
Link To Document :
بازگشت