DocumentCode :
2457585
Title :
A coarse-grained reconfigurable protocol processor
Author :
Badawi, Mohammad ; Hemani, Ahmed
Author_Institution :
R. Inst. of Technol., Stockholm, Sweden
fYear :
2011
fDate :
Oct. 31 2011-Nov. 2 2011
Firstpage :
102
Lastpage :
107
Abstract :
Trade-off between flexibility and performance became an important factor for characterizing modern protocol processing architectures. While some solutions tend to be more flexible and less computational efficient like GPPs, other solutions like custom ASIC devices provide high computational efficiency while loosing the ability to cope with the diversity of current and evolving protocols. We propose a reconfigurable protocol processor that is flexible and highly adaptable to the needs of the required protocol with the ability to operate individually or as a multi-core integrating processors. We show how a common protocol processing task that consumes one third of RISC CPU time can be performed on our processor at high speed and low energy cost.
Keywords :
multiprocessing systems; protocols; reduced instruction set computing; RISC CPU time; coarse-grained reconfigurable protocol processor; multicore integrating processor; protocol processing architecture; reduced instruction set computer; Computer architecture; IP networks; Kernel; Process control; Protocols; Reduced instruction set computing; Sockets;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System on Chip (SoC), 2011 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4577-0671-4
Electronic_ISBN :
978-1-4577-0670-7
Type :
conf
DOI :
10.1109/ISSOC.2011.6089688
Filename :
6089688
Link To Document :
بازگشت