Title :
Mismatch characterization of high-speed NoC links using asynchronous sub-sampling
Author :
Höppner, Sebastian ; Walter, Dennis ; Ellguth, Georg ; Schüffny, René
Author_Institution :
Fac. of Electr. Eng. & Inf. Technol., Tech. Univ. Dresden, Dresden, Germany
fDate :
Oct. 31 2011-Nov. 2 2011
Abstract :
This paper presents asynchronous sub-sampling techniques to measure delay mismatch of clock and data lanes in high-speed serial network-on-chip (NoC) links. The techniques allow the use of low quality sampling clocks to reduce test hardware overhead for integration into complex MPSoCs with multiple NoC links. It enables compensation of delay variations to realize high-speed NoC links with sufficient yield. The proposed techniques are demonstrated at NoC links as part of an MPSoC in 65nm CMOS technology, where the calibration leads to significant reduction of bit-error-rates of a 72 GBit/s (8 GBit/s per lane) link over 4mm on-chip interconnect.
Keywords :
multiprocessing systems; network-on-chip; sampling methods; MPSoC; asynchronous sub-sampling technique; high-speed NoC link; multiprocessing system-on-chip; network-on-chip link; on-chip interconnect; sampling clock; size 65 nm; Calibration; Clocks; Delay; Estimation; Histograms; Jitter; System-on-a-chip; asynchronous subsampling;
Conference_Titel :
System on Chip (SoC), 2011 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4577-0671-4
Electronic_ISBN :
978-1-4577-0670-7
DOI :
10.1109/ISSOC.2011.6089695