DocumentCode :
2458609
Title :
Optimal design of a Half-Wave Cockroft-Walton Voltage Multiplier with minimum total capacitance
Author :
Kobougias, I.C. ; Tatakis, E.C.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Patras, Patras
fYear :
2008
fDate :
15-19 June 2008
Firstpage :
1104
Lastpage :
1109
Abstract :
The half-wave Cockroft-Walton voltage multiplier (H-W C-W VM) is one of the most common AC-DC step-up topologies, known for its large voltage gain and its high efficiency. However, over the worldwide bibliography, the most of H-W C-W VM designers persist in using equal capacitances in every stage without considering an optimal design. The aim of this paper is to introduce a new designing method of H-W C-W VM that lays both on the choice of the adequate capacitance values to minimize the output voltage drop and ripple (so the voltage gain is maximized) as well as the calculation of the optimal number of stages that is necessary to produce the desired output voltage with the minimum total capacitance. The theoretical analysis is validated by PSPICE simulations and experimental results, accomplished on laboratory prototypes.
Keywords :
network synthesis; voltage multipliers; AC-DC step-up topologies; PSPICE simulations; half-wave Cockroft-Walton voltage multiplier; large voltage gain; minimum total capacitance; optimal design; output voltage drop; theoretical analysis; voltage ripple; Analytical models; Bibliographies; Capacitance; Design methodology; Laboratories; SPICE; Topology; Virtual manufacturing; Virtual prototyping; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 2008. PESC 2008. IEEE
Conference_Location :
Rhodes
ISSN :
0275-9306
Print_ISBN :
978-1-4244-1667-7
Electronic_ISBN :
0275-9306
Type :
conf
DOI :
10.1109/PESC.2008.4592077
Filename :
4592077
Link To Document :
بازگشت