Title :
Fault tolerant SRAM by redundant array structure
Author :
Tak, Sheetal ; Mali, Madan
Author_Institution :
Electron. & Telecommun. Dept., Sinhgad Coll. of Eng., Pune, India
Abstract :
Detection and corrective measures of faults in Static Random Access Memory (SRAM) is always been thrust area of research. These faults occur due to physical failure, device parameter variations and process variations. For smooth operation of the circuit, device should be made fault tolerant. Some of the faults which cannot be repaired, reconfiguration has to be made to bypass such fault. Addition of redundant column in SRAM structure so as to make it fault tolerant is proposed in this paper. An array of 256X8 (2Kb) is designed; layout is done and simulated along with the redundant column of 256X1. The redundancy is 12.5% for the designed array.
Keywords :
SRAM chips; failure analysis; fault tolerance; SRAM structure; device parameter variations; fault tolerant SRAM; physical failure; process variations; redundant array structure; redundant column; static random access memory; Algorithm design and analysis; Arrays; Circuit faults; Layout; Maintenance engineering; Random access memory; Redundancy; Built-In Redundancy Analysis (BIRA); Built-In Self Test (BIST); embedded memory; redundancy; repair rate;
Conference_Titel :
Pervasive Computing (ICPC), 2015 International Conference on
Conference_Location :
Pune
DOI :
10.1109/PERVASIVE.2015.7087128