DocumentCode :
2459077
Title :
Hardware Architecture for HOG Feature Extraction
Author :
Kadota, Ryoji ; Sugano, Hiroki ; Hiromoto, Masayuki ; Ochi, Hiroyuki ; Miyamoto, Ryusuke ; Nakamura, Yukihiro
Author_Institution :
Dept. of Commun. & Comput. Eng., Kyoto Univ., Kyoto, Japan
fYear :
2009
fDate :
12-14 Sept. 2009
Firstpage :
1330
Lastpage :
1333
Abstract :
Pedestrian recognition on embedded systems is a challenging problem since accurate recognition requires extensive computation. To achieve real-time pedestrian recognition on embedded systems, we propose hardware architecture suitable for HOG feature extraction, which is a popular method for high-accuracy pedestrian recognition. To reduce computational complexity toward efficient hardware architecture, this paper proposes several methods to simplify the computation of HOG feature extraction, such as conversion of the division, square root, arctangent to more simple operations. To show that such simplifications do not spoil the recognition accuracy, the detection performance is also evaluated using a support vector machine. Moreover, we implement the proposed architecture on an ALTERA Stratix II FPGA using Verilog HDL to evaluate the circuit size and the processing performance of the proposed architecture. Implementation results show that real-time processing for 30 fps VGA video can be achieved if 10 instances of the proposed hardware are used in parallel.
Keywords :
computational complexity; embedded systems; feature extraction; gradient methods; hardware description languages; image recognition; performance evaluation; support vector machines; ALTERA Stratix II FPGA; HOG feature extraction; Verilog HDL; computational complexity; detection performance evaluation; embedded systems; hardware architecture; histograms of oriented gradients; real-time pedestrian recognition; real-time processing; support vector machine; Circuits; Computational complexity; Computer architecture; Embedded computing; Embedded system; Feature extraction; Field programmable gate arrays; Hardware design languages; Real time systems; Support vector machines; FPGA implementation; HOG feature; hardware architecture; pedestrian recognition;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Information Hiding and Multimedia Signal Processing, 2009. IIH-MSP '09. Fifth International Conference on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4244-4717-6
Electronic_ISBN :
978-0-7695-3762-7
Type :
conf
DOI :
10.1109/IIH-MSP.2009.216
Filename :
5337209
Link To Document :
بازگشت