DocumentCode :
2459395
Title :
Model-Based Mapping of Image Registration Applications onto Configurable Hardware
Author :
Hemaraj, Yashwanth ; Sen, Mainak ; Shekhar, Raj ; Bhattacharyya, Shuvra S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Maryland, College Park, MD
fYear :
2006
fDate :
Oct. 29 2006-Nov. 1 2006
Firstpage :
1453
Lastpage :
1457
Abstract :
This paper develops techniques for mapping rigid image registration applications onto configurable hardware. Image registration is a computationally intensive domain that places stringent requirements on performance and memory management efficiency. Building on the framework of homogeneous parameterized dataflow, which provides an effective formal model for design and analysis of hardware and software for signal processing applications, we develop novel methods for representing and exploring the hardware design space when mapping image registration algorithms into configurable hardware. Our techniques result in an efficient framework for trading off performance and configurable hardware resource usage based on the constraints of a given registration application.
Keywords :
digital signal processing chips; image registration; configurable hardware; mapping rigid image registration; memory management; model-based mapping; signal processing; Algorithm design and analysis; Application software; Buildings; Hardware; Image analysis; Image registration; Memory management; Signal analysis; Signal design; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2006. ACSSC '06. Fortieth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
1-4244-0784-2
Electronic_ISBN :
1058-6393
Type :
conf
DOI :
10.1109/ACSSC.2006.354999
Filename :
4176809
Link To Document :
بازگشت