Title :
On application of output masking to undetectable faults in synchronous sequential circuits with Design-For-Testability logic
Author :
Pomeranz, Irith ; Reddy, S.M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
Design-for-testability (DFT) for synchronous sequential circuits causes redundant faults in the original circuit to be detectable in the circuit with DFT logic. It has been argued that such faults should not be detected in order to avoid reducing the yield unnecessarily. One way to deal with such faults is to mask (or ignore) their fault effects when they appear on the circuit outputs, without masking the detection of faults that need to be detected. To investigate the extent to which this can be accomplished, we describe a procedure for masking the effects of redundant faults of the original circuit under a given test set generated for the circuit with DFT logic. The procedure attempts to maximize the number of redundant faults that are masked while minimizing (or holding to zero) the number of other masked faults.
Keywords :
design for testability; fault simulation; sequential circuits; DFT logic; design for testability logic; fault detection; fault effects; redundant faults; synchronous sequential circuits; undetectable faults; Circuit faults; Circuit testing; Design for testability; Electrical fault detection; Fault detection; Logic circuits; Logic design; Logic testing; Sequential analysis; Sequential circuits;
Conference_Titel :
Computer Aided Design, 2003. ICCAD-2003. International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-762-1
DOI :
10.1109/ICCAD.2003.159777