DocumentCode :
2460755
Title :
New implementation for the scalable LDPC-decoders
Author :
Yanping, Li ; Lee, Moon Ho ; Hwang, GiYean ; Park, Ju Yong
Author_Institution :
Inst. of Inf. & Commun., Chonbuk Nat. Univ., Chonju, South Korea
Volume :
1
fYear :
2004
fDate :
17-19 May 2004
Firstpage :
343
Abstract :
Trellis decoding of regular and irregular low-density parity-check (LDPC) codes and the corresponding decoder architectures are considered. Moreover, we propose a new approach for computing reliability metrics based on the BCJR algorithm that reduces the message switching activity in the decoder compared to existing approaches. The trellis decoding schedule is employed to decode LDPC codes using constituent soft-input soft-output (SISO) decoders that communicate through interleavers. The proposed tunable schedule exhibits a faster convergence behavior (up to 50% fewer iterations), and hence lower decoding latency, than the commonly employed two-phase schedule, and the corresponding decoder architecture has a significantly reduced memory requirement. Improvement in decoding gain (up to an order of magnitude for moderate-to-high SNR and small number of iterations) is achieved and structural regularity features in the form of permutation matrices further reduce interconnect complexity and improve decoding throughput.
Keywords :
iterative decoding; parity check codes; reliability; trellis codes; BCJR algorithm; SISO decoders; decoding throughput; low-density parity-check codes; reliability metrics; scalable LDPC-decoders; soft-input soft-output decoders; trellis decoding schedule; Bipartite graph; Computer architecture; Convergence; Delay; Iterative algorithms; Iterative decoding; Moon; Parity check codes; Processor scheduling; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Vehicular Technology Conference, 2004. VTC 2004-Spring. 2004 IEEE 59th
ISSN :
1550-2252
Print_ISBN :
0-7803-8255-2
Type :
conf
DOI :
10.1109/VETECS.2004.1387971
Filename :
1387971
Link To Document :
بازگشت