Title :
Division with speculation of quotient digits
Author :
Cortadella, Jordi ; Lang, Tomás
Author_Institution :
Dept. of Comput. Archit., Polytech. Univ. of Catalonia, Barcelona, Spain
fDate :
29 Jun-2 Jul 1993
Abstract :
The speed of SRT-type dividers is mainly determined by the complexity of the quotient-digit selection, so that implementations are limited to low-radix stages. A scheme is presented in which the quotient-digit is speculated and, when this speculation is incorrect, a rollback or a partial advance is performed. This results in a division operation with a shorter cycle time and a variable number of cycles. Several designs have been realized, and a radix-64 implementation that is 30% faster than the fastest conventional implementation (radix-8) at an increase of about 45% in area per quotient bit has been obtained. A radix-16 implementation that is about 10% faster than the radix-8 conventional one, with the additional advantage of requiring about 25% less area per quotient bit, is also shown
Keywords :
dividing circuits; SRT-type dividers; division; division operation; quotient digits; rollback; shorter cycle time; Approximation algorithms; Computer architecture; Computer science education; Convergence; Cost function; Delay; Error correction; Hardware; Redundancy;
Conference_Titel :
Computer Arithmetic, 1993. Proceedings., 11th Symposium on
Conference_Location :
Windsor, Ont.
Print_ISBN :
0-8186-3862-1
DOI :
10.1109/ARITH.1993.378105