DocumentCode :
2461226
Title :
Delay-Line Sharing Based: A New CMOS Digital PWM Circuit
Author :
Hung, Yu-Cherng
Author_Institution :
Dept. of Electron. Eng., Nat. Chin-Yi Univ. of Technol., Taichung, Taiwan
fYear :
2012
fDate :
4-6 June 2012
Firstpage :
305
Lastpage :
308
Abstract :
This paper presents a design of new circuit for digital pulse-width modulators (DPWM). In this paper, we improve the structure of hybrid DPWM to more compact architecture by utilization of the separation of MSB and LSB groups. In addition, a delay-line element is shared by MSB and LSB groups to reduce the power consumption. HSPICE post-layout simulation shows that this new DPWM circuit operates successfully at clock frequency of 200 MHz and has 1.55-mW power consumption. An experimental chip had been fabricated by using a standard 0.18 micron CMOS process. The layout area of the chip including I/O pads is 461 μm × 370 μm. The new DPWM design is with advantages of smaller chip area and low power consumption especially for PWM with high resolution requirement.
Keywords :
CMOS digital integrated circuits; delay lines; modulators; pulse width modulation; CMOS digital PWM circuit; HSPICE post-layout simulation; I/O pads; LSB groups; MSB groups; clock frequency; delay-line element; delay-line sharing; digital pulse-width modulators; frequency 200 MHz; hybrid DPWM circuit; low power consumption; power 1.55 mW; size 0.18 micron; standard CMOS process; Clocks; Delay lines; Integrated circuit modeling; Power demand; Pulse width modulation; Radiation detectors; Digital Pulse-Width Modulators; PWM; Pulse-Width Modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer, Consumer and Control (IS3C), 2012 International Symposium on
Conference_Location :
Taichung
Print_ISBN :
978-1-4673-0767-3
Type :
conf
DOI :
10.1109/IS3C.2012.83
Filename :
6228307
Link To Document :
بازگشت