DocumentCode :
2466286
Title :
Holistic methodology for designing ultra high-speed SHA-1 hashing cryptographic module in hardware
Author :
Michail, H. ; Goutis, C.
fYear :
2008
fDate :
8-10 Dec. 2008
Firstpage :
1
Lastpage :
4
Abstract :
Nowadays security is a critical issue as long as electronic transactions are concerned. Moreover taking into consideration the rapid growth of e-commerce and the future needs, it is essential to achieve higher throughput rates for the incorporated security schemes. The most common components in such security schemes are a cipher block and a hash function, with the second one being hard to compete with the throughput achieved by cipher blocks. In this paper a top-down methodology is presented which manages to increase throughput of SHA-1 hash function hardware design about 160% comparing to conventional implementations with a minor area penalty.
Keywords :
cryptography; SHA-1 hashing cryptographic module; cipher block; e-commerce; electronic transactions; hash function hardware design; security schemes; top-down methodology; Application software; Cryptography; Design methodology; Hardware; Iterative algorithms; Logic; Message authentication; Pipelines; Security; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2008. EDSSC 2008. IEEE International Conference on
Conference_Location :
Hong Kong
Print_ISBN :
978-1-4244-2539-6
Electronic_ISBN :
978-1-4244-2540-2
Type :
conf
DOI :
10.1109/EDSSC.2008.4760668
Filename :
4760668
Link To Document :
بازگشت