Title :
Bus minimization and scheduling of multi-chip systems
Author :
Sheliga, Michael ; Sha, Edwin Hsing-Mean
Author_Institution :
Dept. of Comput. Sci. & Eng., Notre Dame Univ., IN, USA
Abstract :
This paper considers several different algorithms that reduce the required number of buses for multi-chip module design. An efficient polynomial time algorithm that calculates the minimum number of buses needed given a particular schedule is presented. We also present three algorithms that minimize the number of buses during scheduling. Experimental results are shown that illustrate the efficiency of the algorithms
Keywords :
circuit layout CAD; logic CAD; multichip modules; scheduling; signal flow graphs; algorithm efficiency; bus minimization; multi-chip module design; polynomial time algorithm; scheduling; signal flow graphs; Algorithm design and analysis; Computer science; Design automation; Design engineering; Partitioning algorithms; Pins; Polynomials; Processor scheduling; Scheduling algorithm; System testing;
Conference_Titel :
VLSI, 1995. Proceedings., Fifth Great Lakes Symposium on
Conference_Location :
Buffalo, NY
Print_ISBN :
0-8186-7035-5
DOI :
10.1109/GLSV.1995.516021