DocumentCode :
2468511
Title :
Multiprocessor system-on-chip data reuse analysis for exploring customized memory hierarchies
Author :
Issenin, Ilya ; Brockmeyer, Erik ; Durinck, Bart ; Dutt, Nikil
Author_Institution :
California Univ., Irvine, CA
fYear :
0
fDate :
0-0 0
Firstpage :
49
Lastpage :
52
Abstract :
The increasing use of multiprocessor systems-on-chip (MPSoCs) for high performance demands of embedded applications results in high power dissipation. The memory subsystem is a large and critical contributor to both energy and performance, requiring system designers to perform exploration of low power memory organizations. In this paper we present a novel multiprocessor data reuse analysis technique that allows the system designer to explore a wide range of customized memory hierarchy organizations with different size and energy profiles. Our technique enables the system designer to explore feasible memory subsystem solutions that meet power and area constraints while maintaining the necessary performance level. Our experiments on the complex QSDPCM benchmark illustrate the exploration of a wide range of customized memory hierarchies for an MPSoC implementation
Keywords :
integrated circuit design; integrated memory circuits; logic design; low-power electronics; multiprocessing systems; system-on-chip; low power memory organizations; memory hierarchies; multiprocessor data reuse analysis; multiprocessor system-on-chip; Data analysis; Data structures; Embedded system; Multiprocessing systems; Performance analysis; Power dissipation; Power generation; Real time systems; Runtime; Scanning probe microscopy; Algorithms; Design; Performance; Scratch pad memory management; customized memory hierarchy; multiprocessor data reuse analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
1-59593-381-6
Type :
conf
DOI :
10.1109/DAC.2006.229175
Filename :
1688758
Link To Document :
بازگشت