DocumentCode :
2468624
Title :
An up-stream design auto-fix flow for manufacturability enhancement
Author :
Yang, Jie ; Cohen, Ethan ; Tabery, Cyrus ; Rodriguez, Norma ; Craig, Mark
Author_Institution :
Adv. Micro Devices, Sunnyvale, CA
fYear :
0
fDate :
0-0 0
Firstpage :
73
Lastpage :
76
Abstract :
Although many physical limitations have been reached in modern micro-lithography, printed critical dimensions continue to shrink according to the International Technology Roadmap for Semiconductors (ITRS). To meet the demands imposed by this guideline, the traditional separation between design and manufacturing communities is being bridged. Many EDA tools package manufacturing data for delivery into established simulation engines for design verification. However, none of them provide practical implementations of design optimizations at an early stage in the design flow. This paper presents an automated layout modification flow for metal layers with the goal of enhancing manufacturability. It can easily be deployed in a current custom design flow in a way that is visible to designers. The result of this scheme is improvements to process windows and yield, while minimizing circuit performance detractors. The flow is verified through analyses of both the impact on circuit performance and the benefit to manufacturability. It has been implemented in a state-of-the-art 65 nm chip design. Both silicon yield and electrical performance data are currently being collected and analyzed
Keywords :
design for manufacture; integrated circuit layout; integrated circuit yield; 65 nm; EDA tools; automated layout modification flow; design optimization; design verification; manufacturability enhancement; modern microlithography; package manufacturing data; printed critical dimensions; process windows; process yield; up-stream design auto-fix flow; Circuit optimization; Design optimization; Electronic design automation and methodology; Engines; Guidelines; Manufacturing automation; Performance analysis; Semiconductor device manufacture; Semiconductor device packaging; Virtual manufacturing; Algorithms; DFM; Design; OPC; Performance; design flow; layout;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
1-59593-381-6
Type :
conf
DOI :
10.1109/DAC.2006.229179
Filename :
1688763
Link To Document :
بازگشت