Title :
Hold time validation on silicon and the relevance of hazards in timing analysis
Author :
Majumdar, Amitava ; Chen, Wei-Yu ; Guo, Jun
Author_Institution :
Stratosphere Solutions, Inc., Sunnyvale, CA
Abstract :
In this paper we motivate the explicit validation of hold-time violations in silicon and propose a method for doing so. New hold-time failure model and test pattern generation methodologies are defined. We outline conditions under which these tests can be applied reliably. We present results of applying these test patterns on a microprocessor and discuss the implications of intermittent failures on the relevance of hazards during timing analysis
Keywords :
automatic test pattern generation; integrated circuit testing; microprocessor chips; timing; automatic test pattern generation; delay testing; hold time validation; timing analysis; Circuit testing; Clocks; Delay effects; Failure analysis; Frequency; Hazards; Integrated circuit modeling; Integrated circuit reliability; Silicon; Timing; ATPG; Delay test; Design; Hold time validation; Measurement; Performance; Reliability; Timing analysis;
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
1-59593-381-6
DOI :
10.1109/DAC.2006.229279