Title :
Subthreshold logical effort: a systematic framework for optimal subthreshold device sizing
Author :
Keane, John ; Eom, Hanyong ; Tae-Hyoung Kim ; Sapatnekar, Sachin ; Kim, Tae-Hyoung
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN
Abstract :
Subthreshold circuit designs have been demonstrated to be a successful alternative when ultra-low power consumption is paramount. However, the characteristics of MOS transistors in the subthreshold regime are significantly different from those in strong-inversion. This presents new challenges in design optimization, particularly in complex gates with stacks of transistors. In this paper, we demonstrate a new optimal sizing scheme for subthreshold designs which takes these issues into account. We derive a closed-form solution for the correct sizing of transistors in a stack, both in relation to other transistors in the stack, and to a single transistor with equivalent current drivability. Experimental results show that our framework provides a performance improvement of up to 13.5% over the conventional logical effort method on ISCAS benchmark circuits, while one component circuit demonstrated an improvement of 33.1%
Keywords :
MOSFET; circuit optimisation; integrated circuit design; integrated logic circuits; low-power electronics; power consumption; ISCAS benchmark circuits; MOS transistors; closed-form solution; design optimization; equivalent current drivability; logical effort method; optimal device sizing; subthreshold circuit designs; subthreshold device sizing; subthreshold logical effort; systematic framework; ultra-low power consumption; ultra-low power design; Algorithm design and analysis; CMOS logic circuits; Closed-form solution; Dynamic voltage scaling; Energy consumption; Frequency estimation; Logic circuits; Logic design; Low voltage; MOSFETs; Algorithms; Design; Performance; Subthreshold logic; logical effort; ultra-low power design;
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
1-59593-381-6
DOI :
10.1109/DAC.2006.229226