DocumentCode
2471111
Title
Analytic performance modeling for a spectrum of multithreaded processor architectures
Author
Dubey, Pradeep K. ; Krishna, Arvind ; Squillante, Mark S.
Author_Institution
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear
1995
fDate
18-20 Jan 1995
Firstpage
110
Lastpage
122
Abstract
The throughput of pipelined processors suffers from delays associated with instruction dependencies and memory latencies. Multithreaded architectures attempt to hide such delays by sharing the processor with multiple instruction streams. In this paper we develop a comprehensive analytic framework to quantitatively evaluate the performance of a wide spectrum of mulithreaded machines, ranging from those that are capable of switching threads every cycle to those that switch threads only on long delays. The models are validated against previously published simulation and modeling results, and then used to assess the performance potential of multithreading given current processor technology
Keywords
delays; performance evaluation; pipeline processing; analytic performance modeling; delays; instruction dependencies; memory latencies; multiple instruction streams; multithreaded processor architectures; pipelined processors; Computational modeling; Computer architecture; Delay; Multithreading; Performance analysis; Probability distribution; Queueing analysis; Switches; Throughput; Yarn;
fLanguage
English
Publisher
ieee
Conference_Titel
Modeling, Analysis, and Simulation of Computer and Telecommunication Systems, 1995. MASCOTS '95., Proceedings of the Third International Workshop on
Conference_Location
Durham, NC
Print_ISBN
0-8186-6902-0
Type
conf
DOI
10.1109/MASCOT.1995.378700
Filename
378700
Link To Document