Title :
A new hybrid FPGA with nanoscale clusters and CMOS routing
Author :
Rad, Reza M R ; Tehranipoor, Mohammad
Author_Institution :
Dept. of CSEE, Maryland Univ., Baltimore County, MD
Abstract :
In this paper we propose a hybrid FPGA using nanoscale clusters with an architecture similar to clusters of traditional CMOS FPGAs. The proposed cluster is made of a crossbar of nanowires configured to implement the required LUTs and intra-cluster MUXes. A CMOS interface is also proposed to provide configuration and latching for the nanoscale cluster. Inter-cluster routing is assumed to remain at CMOS scale. Experimental analysis is performed to evaluate area and performance of the hybrid FPGA and results are compared with traditional fully CMOS FPGA (scaled to 22nm). Up to 15% area reduction was obtained from implementing MCNC benchmarks on hybrid FPGA. Performance of the hybrid FPGA is shown to be close to that of CMOS FPGA
Keywords :
CMOS logic circuits; field programmable gate arrays; molecular electronics; nanowires; network routing; CMOS routing; FPGA; LUT; intercluster routing; intracluster MUXes; nanoscale clusters; nanowires crossbar; CMOS logic circuits; CMOS technology; Design methodology; Doping; Field programmable gate arrays; Nanoscale devices; Nanowires; Performance analysis; Routing; Switches; Design; FPGA; Molecular Electronics; Performance; Reconfigurable Nanoscale Devices;
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
1-59593-381-6
DOI :
10.1109/DAC.2006.229332