DocumentCode :
2471408
Title :
Standard cell characterization considering lithography induced variations
Author :
Cao, Ke ; Dobre, Sorin ; Hu, Jiang
Author_Institution :
Qualcomm Inc., San Diego, CA
fYear :
0
fDate :
0-0 0
Firstpage :
801
Lastpage :
804
Abstract :
As VLSI technology scales toward 65nm and beyond, both timing and power performance of integrated circuits are increasingly affected by process variations. In practice, people often treat systematic components of the variations, which are generally traceable according to process models, in the same way as random variations in process corner based methodologies. Consequently, the process corner models are unnecessarily pessimistic. In this paper, we propose a new cell characterization methodology which captures lithography induced gate length variations. A new technique of dummy poly insertion is suggested to shield inter-cell optical interferences. This technique together with standard cells characterized using our methodology will let current design flows comprehend the variations almost without any changes. Experimental results on industrial designs indicate that, our methodology can averagely reduce timing variation window by 8%-25%, power variation window by 55% when compared to a worst case approach. For an industrial low power design, over 300ps reduction on the path delay variation is obtained by using cells characterized according to our methodology
Keywords :
VLSI; nanolithography; semiconductor process modelling; VLSI technology; cell characterization methodology; current design flows; dummy poly insertion; gate length variations; industrial low power design; integrated circuits; inter-cell optical interferences; lithography induced variations; path delay variation; process models; process variations; Algorithm design and analysis; Analytical models; Circuit simulation; Computational modeling; Integrated circuit technology; Lithography; Performance analysis; Standards development; Timing; Very large scale integration; Algorithm; CAD; Design; OPC; Performance; RET; Reliability; design flow; process CD; standard cell;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
1-59593-381-6
Type :
conf
DOI :
10.1109/DAC.2006.229327
Filename :
1688905
Link To Document :
بازگشت