DocumentCode :
2471697
Title :
Power-centric design of high-speed I/Os
Author :
Hatamkhani, Hamid ; Lambrecht, Frank ; Stojanovic, Vladimir ; Ken Yang, Chih-Kong
Author_Institution :
UCLA, Newport Coast, CA
fYear :
0
fDate :
0-0 0
Firstpage :
867
Lastpage :
872
Abstract :
With increasing aggregate off-chip bandwidths exceeding terabits/second (Tb/s), the power dissipation is a serious design consideration. Additionally, design of I/O links is constrained by a complex set of specifications such as voltage levels, voltage noise, signal deterministic jitter, random jitter, slew rate, BER etc. These specifications lead to complex tradeoffs for both circuits and circuit architecture in order to minimize power. This paper presents a design framework that enables the analysis of tradeoffs in the design of an I/O transmitter. The design framework includes BER analysis with a channel model coupled with logic sizing optimization that is constrained by the desired signaling specification
Keywords :
circuit complexity; circuit optimisation; integrated circuit design; logic design; power electronics; BER analysis; I/O transmitter; channel model; logic sizing optimization; power dissipation; power-centric design; signaling specification; Aggregates; Bandwidth; Bit error rate; Circuit noise; Jitter; Noise level; Power dissipation; Signal design; Transmitters; Voltage; Algorithms; Channel Model; Convex Optimization; Design; I/O; Performance; Power Minimization; Serial Link; Standardization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
1-59593-381-6
Type :
conf
DOI :
10.1109/DAC.2006.229252
Filename :
1688919
Link To Document :
بازگشت