Title :
A novel variation-aware low-power keeper architecture for wide fan-in dynamic gates
Author :
Dadgour, Hamed F. ; Joshi, Rajiv V. ; Banerjee, Kaustav
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA
Abstract :
Substantial increase in leakage current and threshold voltage fluctuations are making design of robust wide fan-in dynamic gates a challenging task. Traditionally, a PMOS keeper transistor has been employed to compensate for leakage current of pull down (NMOS) network. However, to maintain acceptable noise margin level in sub-100 nm technologies, large PMOS is necessary, which results in substantial contention (during pull down) and severe loss of performance. In this paper, a novel keeper architecture is proposed which is capable of significantly reducing the contention and improving the performance and power consumption. Using circuit simulations, superior characteristics of the proposed keeper is demonstrated in comparison to those of the traditional as well as state-of-the-art keepers. It is shown that for an 8-input OR gate, in presence of 15% Vth fluctuations, the proposed architecture can lead to 20%, 15%, and more than 40% reduction in power consumption, mean delay, and standard deviation of delay, respectively, when compared to traditional keeper circuit
Keywords :
MOS logic circuits; VLSI; leakage currents; logic design; logic gates; low-power electronics; PMOS keeper transistor; VLSI; circuit simulation; dynamic gates; leakage current; noise margin level; threshold voltage fluctuations; Circuit noise; Delay; Energy consumption; Fluctuations; Leakage current; MOS devices; Noise level; Noise robustness; Performance loss; Threshold voltage; Design; Dynamic gates; Performance; Reliability; VLSI; keeper design; low-power design; process variation; reliability; robustness;
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
1-59593-381-6
DOI :
10.1109/DAC.2006.229422