DocumentCode :
247514
Title :
FPGA implementation of peak cancellation for PAPR reduction of OFDM signals
Author :
Jiajia Song ; Ochiai, Hideya
Author_Institution :
Dept. of Electr. & Comput. Eng., Yokohama Nat. Univ., Yokohama, Japan
fYear :
2014
fDate :
19-21 Nov. 2014
Firstpage :
414
Lastpage :
418
Abstract :
Peak-to-average power ratio (PAPR) reduction techniques play an important role for achieving highly efficient operation of power amplifiers. Peak cancellation (PC), known as a computationally efficient PAPR reduction method, has several advantages over other techniques. In this paper, a cost-effective implementation scheme for PC is presented. The design methodology and practical implementation issues based on field-programmable gate array (FPGA) are discussed, with particular emphasis on the resulting resource utilizations. The experimental results show that in certain scenarios, our approach outperforms the well-known clipping and filtering (CAF) approach in terms of achievable error vector magnitude (EVM) and adjacent channel leakage ratio (ACLR), with much lower hardware overhead.
Keywords :
OFDM modulation; field programmable gate arrays; filtering theory; power amplifiers; ACLR; EVM; FPGA implementation; OFDM signals; PAPR reduction; adjacent channel leakage ratio; clipping; error vector magnitude; filtering; peak cancellation; peak-to-average power ratio; power amplifiers; resource utilizations; Complexity theory; Field programmable gate arrays; Generators; Hardware; Peak to average power ratio; Resource management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems (ICCS), 2014 IEEE International Conference on
Conference_Location :
Macau
Type :
conf
DOI :
10.1109/ICCS.2014.7024836
Filename :
7024836
Link To Document :
بازگشت