DocumentCode :
24779
Title :
All-Digital Fast-Locking Pulsewidth-Control Circuit With Programmable Duty Cycle
Author :
Jun-Ren Su ; Te-Wen Liao ; Chung-Chih Hung
Author_Institution :
Dept. of Electr. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
21
Issue :
6
fYear :
2013
fDate :
Jun-13
Firstpage :
1154
Lastpage :
1164
Abstract :
This paper proposes an all-digital fast-locking pulsewidth-control circuit with programmable duty cycle. In comparison with prior state-of-the-art methods, our use of two delay lines and a time-to-digital detector allows the pulsewidth-control circuit to operate over a wide frequency range with fewer delay cells, while maintaining the same level of accuracy. This paper presents a new duty-cycle setting circuit that calculates the desired output duty cycle without the need for a look-up table. The circuit was fabricated under the two-stage matrix converter 0.18-CMOS process. Results show that the proposed circuit performs well for an input operating frequency ranging from 200 to 600 MHz, and an input duty cycle ranging from 30% to 70%. It achieves a programmable output duty cycle ranging from 31.25% to 68.75% in increments of 6.25%.
Keywords :
CMOS integrated circuits; delay lines; matrix convertors; time-digital conversion; CMOS process; all-digital fast-locking pulsewidth-control circuit; circuit fabrication; delay cell; delay line; duty-cycle setting circuit; frequency 200 MHz to 600 MHz; frequency range; programmable output duty cycle; size 0.18 mum; time-to-digital detector; two-stage matrix converter; Clocks; Delay; Delay lines; Detectors; Distance measurement; Very large scale integration; Duty-cycle setting circuit; fast-locking; programmable duty cycle; pulsewidth-control circuit;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2012.2205168
Filename :
6239644
Link To Document :
بازگشت