DocumentCode :
2478468
Title :
Two-input linear cascade in space compression
Author :
Das, Sunil R. ; Applegate, Alexander R. ; Biswas, Satyendra N. ; Assaf, Mansour H. ; Groza, Voicu ; Petriu, Emil M.
Author_Institution :
Dept. of Comput. Sci., Troy Univ., Montgomery, AL, USA
fYear :
2012
fDate :
13-16 May 2012
Firstpage :
1808
Lastpage :
1813
Abstract :
Synthesizing aliasing-free space compactor for built-in self-testing of very large scale integration circuits and systems is of great importance, especially because of the design paradigm shift in recent years from system-on-board to system-on-chip. This paper investigates and provides additional results on a recently developed approach to designing aliasing-free space compaction hardware targeting particularly embedded cores-based system-on-chips for single stuck-line faults, extending well-known concept from conventional switching theory, viz. that of compatibility relation as used in the minimization of incomplete sequential machines. For a pair of response outputs of the circuit under test, the method introduces the notion of fault detection compatibility and conditional fault detection compatibility (conditional upon some other response output pair being simultaneously fault detection compatible) with respect to two-input XOR/XNOR logic. The process is illustrated with design details of space compactors for the International Symposium on Circuits and Systems (ISCAS 85) combinational (and ISCAS 89 full-scan sequential) benchmark circuits using simulation programs ATALANTA and FSIM, attesting to the importance of the technique from the viewpoint of simplicity, resultant low area overhead and full fault coverage for single stuck-line faults, thereby making it an appropriate choice in commercial design environments.
Keywords :
VLSI; built-in self test; integrated circuit testing; minimisation; sequential circuits; stacking faults; system-on-chip; ATALANTA simulation programs; FSIM; ISCAS 85; ISCAS 89 full-scan sequential; International Symposium on Circuits and Systems; XOR/XNOR logic; aliasing-free space compactor; benchmark circuits; built-in self-testing; circuit under test; fault detection compatibility; minimization; sequential machines; space compression; stuck-line faults; system-on-board; system-on-chip; two-input linear cascade; very large scale integration circuits; Benchmark testing; Built-in self-test; Circuit faults; Compaction; Corporate acquisitions; Integrated circuit modeling; Logic gates; ATALANTA; Aliasing-free space compaction; FSIM; built-in self-testing in very large scale integration circuits and systems; fault detection and conditional fault detection compatibility; system-on-chips;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference (I2MTC), 2012 IEEE International
Conference_Location :
Graz
ISSN :
1091-5281
Print_ISBN :
978-1-4577-1773-4
Type :
conf
DOI :
10.1109/I2MTC.2012.6229283
Filename :
6229283
Link To Document :
بازگشت