DocumentCode :
2479448
Title :
Step Response Detection Technique for Self-Calibrating Predistortion GFSK Σ Δ Modulation Loops
Author :
Sappok, S. ; Joeres, S. ; Heinen, S.
Author_Institution :
Chair of Integrated Analogue Circuits, RWTH-Aachen, Aachen
fYear :
2005
fDate :
6-9 Dec. 2005
Firstpage :
1388
Lastpage :
1392
Abstract :
A novel calibration scheme for predistortion SigmaDelta PLLs is proposed in this paper. In contrast to present calibration algorithms this technique detects the integral phase variation of the loops step response. The architecture uses minimum chip area by synchronously sampling the data content of an delay locked loop. Using this technique to detect the phase difference during a step response allows to determine the real loop gain within 7 mus with an accuracy better than 0.1%. Obtaining this, the deviation from the desired loop gain can be adjusted by a digitally controlled charge pump in order to derive the wanted loop transfer function. This is mandatory for predistortion modulation loops
Keywords :
frequency shift keying; frequency synthesizers; phase locked loops; sigma-delta modulation; step response; GFSK modulation loop; Gaussian frequency shift keying; SigmaDelta PLL; data sampling; phase locked loop; self-calibrating predistortion scheme; step response detection technique; Bandwidth; Calibration; Charge pumps; Circuits; Filters; Frequency shift keying; Phase detection; Phase locked loops; Predistortion; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information, Communications and Signal Processing, 2005 Fifth International Conference on
Conference_Location :
Bangkok
Print_ISBN :
0-7803-9283-3
Type :
conf
DOI :
10.1109/ICICS.2005.1689285
Filename :
1689285
Link To Document :
بازگشت