Title :
Locating faults in application-dependent interconnects of SRAM based FPGAs
Author :
Kumar, T. Nandha ; Almurib, Haider A F ; Lombardi, Fabrizio
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Nottingham, Semenyih, Malaysia
fDate :
Sept. 30 2012-Oct. 3 2012
Abstract :
This paper presents a new method for locating multiple faults in an interconnect following application testing of an FPGA. This method utilizes conditions related to the interconnect structure and in particular, the presence of paths of nets that are either disjoint or joint between the primary input and at least one primary output. They yield to a rather adaptive approach by which faults are hierarchically located using the walking-1 test set. The proposed method is not dependent on net ordering and is capable to locate multiple stuck-at and pairwise bridging faults. This process requires 1+log2 k test configurations for multiple stuck-at location and 2+2log2 k additional test configurations to locate more than one pair-wise bridging faults (where k denotes the maximum combinational depth). As validated by simulation for benchmark circuits (implemented on the Xilinx Virtex4), the proposed method results in a significant reduction in the number of configurations.
Keywords :
SRAM chips; fault location; field programmable gate arrays; multiprocessor interconnection networks; 1+log2k test configuration; 2+2log2k additional test configuration; FPGA; SRAM; adaptive approach; application dependent interconnection; pairwise bridging fault location; stuck-at fault location; walking-1 test set; Circuit faults; Fault location; Field programmable gate arrays; Integrated circuit interconnections; Table lookup; Testing; Vectors; FPGAs; configuration generation; fault location; interconnect; test configurations;
Conference_Titel :
Computer Design (ICCD), 2012 IEEE 30th International Conference on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4673-3051-0
DOI :
10.1109/ICCD.2012.6378678