DocumentCode :
2482286
Title :
Parallel memory access in turbo decoders
Author :
Salmela, Perttu ; Järvinen, Tuomas ; Sipilä, Teemu ; Takala, Jarmo
Author_Institution :
Inst. of Digital & Comput. Syst., Tampere Univ. of Technol., Finland
Volume :
3
fYear :
2003
fDate :
7-10 Sept. 2003
Firstpage :
2157
Abstract :
The memory requirements of turbo decoders are high since long code block lengths are preferred. Especially, the extrinsic information memory is accessed frequently with both linear and interleaved access patterns. In this paper, a parallel access scheme into extrinsic information memory is developed for a 3GPP turbo decoder. A single port memory is divided into parallel accessible modules and the memory throughput requirements and both the linear and interleaved access patterns are considered as module and word address generating functions are developed. As a result, the throughput of the parallel access scheme allows high-speed decoding and the usage of the dual port memory can be avoided and savings in chip area are achieved.
Keywords :
decoding; interleaved codes; interleaved storage; parallel memories; turbo codes; extrinsic information memory; interleaved access patterns; linear access pattern; parallel memory access; turbo decoder; word address generating function; Clocks; Data buses; Delay; Interleaved codes; Iterative decoding; Joining processes; Mobile handsets; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Personal, Indoor and Mobile Radio Communications, 2003. PIMRC 2003. 14th IEEE Proceedings on
Print_ISBN :
0-7803-7822-9
Type :
conf
DOI :
10.1109/PIMRC.2003.1259097
Filename :
1259097
Link To Document :
بازگشت