DocumentCode :
2482310
Title :
A Novel Parallel Architecture of a Reconfigurable Video Processor based on Multi-radix number systems
Author :
Chatterjee, Santanu ; Sinha, Amitabha ; Basu, Dhruba
Author_Institution :
Dept. of Comput. Sci. & Eng., West Bengal Univ. of Technol., Kolkata
fYear :
0
fDate :
0-0 0
Firstpage :
1
Lastpage :
5
Abstract :
The potential need of the video compression algorithms is to decode a digital video bit-stream in different ways and it is likely that a number of different video representations may need to coexist in a single system thereby requiring a high degree of flexibility with a high performance. This paper presents a high-performance re-configurable video architecture which eliminates the inflexibility of ASICs and inadequacy of FPGAs to offer highest possible performance at lowest silicon cost. The proposed architecture is based on exploitation of spatial and temporal both types of parallelism inherent in many video applications. SIMD machines are often used for spatial parallelism To overcome the limitation of the SIMD machines, here Processing Elements (PEs) are replaced by configurable functional blocks (CFBs) consisting of high speed adders, multipliers, trigonometric and square root computing units, etc. The CFBs under the control of a Master Control Unit (MCU) will be configured to execute the task of a particular function in parallel
Keywords :
application specific integrated circuits; data compression; digital signal processing chips; field programmable gate arrays; image representation; video coding; video streaming; ASIC; CFB; FPGA; MCU; Master Control Unit; configurable functional block; digital video bit-stream; high speed adder; multipliers; multiradix number system; parallel architecture; reconfigurable video processor; root computing units; video compression algorithm; video representation; Application specific integrated circuits; Computer science; Field programmable gate arrays; Hardware; High definition video; Parallel architectures; Parallel processing; Signal processing algorithms; Table lookup; Video compression; Re-configurable; architecture; functional blocks; master control unit; video processor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics, 2006. ISCE '06. 2006 IEEE Tenth International Symposium on
Conference_Location :
St. Petersburg
Print_ISBN :
1-4244-0216-6
Type :
conf
DOI :
10.1109/ISCE.2006.1689434
Filename :
1689434
Link To Document :
بازگشت