DocumentCode :
2482445
Title :
Energy efficient DSP architectures for VSELP speech coder
Author :
Sudhakar, R.
fYear :
1995
fDate :
7-9 Mar 1995
Firstpage :
176
Lastpage :
181
Abstract :
One of the primary objectives in the design of digital portable radio is power reduction required to maximize run time and minimize battery size and weight. Available power saving strategies such as dynamic power level control and discontinuous transmission are limited in their scope. A more effective approach is to operate the processors at the lowest supply voltage without incurring reduction in the throughput. Parallel architecture utilizing pipelining and parallelism through hardware duplication can be used to maintain throughput at lower voltages, by allowing slower device speeds. In the paper, several parallel/pipelined implementations of a VSELP speech coder employing VSELP algorithm modifications are suggested and are assessed for the power saving-voice quality trade-off
Keywords :
digital radio; digital signal processing chips; linear predictive coding; mobile radio; parallel architectures; pipeline processing; radio equipment; speech coding; telecommunication power supplies; vocoders; VSELP speech coder; device speed; digital portable radio; energy efficient DSP architectures; hardware duplication; parallel architecture; pipelining; power saving strategies; supply voltage; throughput; vector sum excited linear prediction coder; voice quality; Batteries; Digital signal processing; Energy efficiency; Hardware; Level control; Parallel architectures; Pipeline processing; Speech; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southcon/95. Conference Record
Conference_Location :
Fort Lauderdale, FL
Print_ISBN :
0-7803-2576-1
Type :
conf
DOI :
10.1109/SOUTHC.1995.516098
Filename :
516098
Link To Document :
بازگشت