DocumentCode :
2486195
Title :
Multi-level concurrent simulation
Author :
Lentz, Karen ; Heller, Jamie ; Montessoro, Pier Luca
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Tufts Univ., Medford, MA, USA
fYear :
1998
fDate :
5-9 Apr 1998
Firstpage :
42
Lastpage :
47
Abstract :
As the size and complexity of logic designs become increasingly large, computing resources to verify the correctness of systems on a chip and develop quality test patterns for manufacturing are becoming strained. Using behavioral models in simulation captures the functional characteristics of a design block without necessarily relying on a specific implementation. Models can be interchanged or replaced by abstracted models as more detailed models become available or as more high level system testing is required. This will allow larger systems to be simulated as a cohesive unit. In addition, by utilizing function lists to dynamically create faulty behaviors, we will demonstrate its versatility for fault simulating multilevel models. In this paper, we investigate behavioral fault simulation and discuss the architecture that provides greater accuracy for a more thorough system level simulation
Keywords :
logic CAD; logic testing; behavioral models; complexity; function lists; logic designs; multilevel concurrent simulation; quality test patterns; system level simulation; Circuit faults; Circuit simulation; Circuit synthesis; Computational modeling; Computer aided manufacturing; Logic design; Logic testing; Observability; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation Symposium, 1998. Proceedings. 31st Annual
Conference_Location :
Boston, MA
ISSN :
1080-241X
Print_ISBN :
0-8186-8418-6
Type :
conf
DOI :
10.1109/SIMSYM.1998.668429
Filename :
668429
Link To Document :
بازگشت