DocumentCode :
2486577
Title :
Parallel interleaving on parallel DSP architectures
Author :
Richter, Thomas ; Fettweis, Gerhard P.
Author_Institution :
Chair for Mobile Commun. Syst., Dresden Univ. of Technol., Germany
fYear :
2002
fDate :
16-18 Oct. 2002
Firstpage :
195
Lastpage :
200
Abstract :
Today´s communications systems especially in the field of wireless communications rely on many different algorithms to provide applications with constantly increasing data rates and higher quality. This development combined with the wireless channel characteristics as well as the invention of turbo codes has particularly increased the importance of interleaver algorithms. In this paper we demonstrate the feasibility to exploit the hardware parallelism in order to accelerate the interleaving procedure. Based on a heuristic algorithm the possible speedup for different interleavers as a function of the degree of parallelism of the hardware is presented. The parallelization is generic in the sense that the assumed underlying hardware is based on a parallel datapath DSP architecture and therefore provides the flexibility of software solutions.
Keywords :
digital signal processing chips; interleaved codes; parallel architectures; turbo codes; datapath DSP architecture; hardware parallelism; heuristic algorithm; increasing data rates; interleaver algorithms; parallel DSP architectures; parallel interleaving; turbo codes; wireless channel characteristics; wireless communications; Decoding; Delay; Digital signal processing; Digital video broadcasting; Hardware; Heuristic algorithms; Interleaved codes; Mobile communication; Signal processing algorithms; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2002. (SIPS '02). IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-7587-4
Type :
conf
DOI :
10.1109/SIPS.2002.1049708
Filename :
1049708
Link To Document :
بازگشت