DocumentCode :
2488185
Title :
RTL-based functional test generation for high defects coverage in digital SOCs
Author :
Santos, M.B. ; Gonçalves, F.M. ; Teixeira, I.C. ; Teixeira, J.P.
Author_Institution :
IST, INESC, Lisbon, Portugal
fYear :
2000
fDate :
2000
Firstpage :
99
Lastpage :
104
Abstract :
Functional test is long viewed as unfitted for production test. The purpose of this contribution is to propose a RTL-based test generation methodology which can be rewardingly used both for design validation and to enhance the test effectiveness of classic, gate-level test generation. Hence, a RTL-based defect-oriented test generation methodology is proposed, for which a high defects coverage (DC) and a relatively short test sequence can be derived, thus allowing low-energy operation in test mode. The test effectiveness, regarding DC, is shown to be weakly dependent on the structural implementation of the behavioral description. The usefulness of the methodology is ascertained using the VeriDOS simulation environment and the CMUDSP ITC´99 benchmark circuit
Keywords :
automatic test pattern generation; built-in self test; design for testability; embedded systems; fault simulation; integrated circuit testing; microprocessor chips; BIST guidelines; IP cores; RTL-based functional test generation; VeriDOS simulation environment; behavioral description; benchmark circuit; defect-oriented test generation methodology; design validation; digital SoC; fault models; high defects coverage; low-energy operation; relatively short test sequence; structural implementation; test effectiveness; Benchmark testing; Circuit faults; Circuit testing; DC generators; Electronic equipment testing; Hardware design languages; Production; Productivity; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2000. Proceedings. IEEE European
Conference_Location :
Cascais
ISSN :
1530-1877
Print_ISBN :
0-7695-0701-8
Type :
conf
DOI :
10.1109/ETW.2000.873785
Filename :
873785
Link To Document :
بازگشت